

Rev. V4

#### **Features**

- 4 Bit Digital Phase Shifter
- 360° Coverage with LSB = 22.5°
- Integrated CMOS Driver
- Serial or Parallel Control
- Low DC Power Consumption
- Minimal Attenuation Variation over Phase Shift Range
- 50 Ω Impedance
- EAR99
- Lead-Free 4 mm 24-Lead PQFN Package
- RoHS\* Compliant
- Bidirectional

## **Applications**

- Aerospace & Defense
- Wireless Networking & Communication...

#### Description

The MAPS-010145 is a GaAs pHEMT 4-bit digital phase shifter with an integrated CMOS driver in a 4 mm PQFN plastic surface mount package. Step size is 22.5° providing phase shift from 0° to 360° in 22.5° steps. This design has been optimized to minimize variation in attenuation over the phase shift range.

The MAPS-010145 is ideally suited for use where high phase accuracy with minimum loss variation over the phase shift range are required. The 4 mm PQFN package provides a smaller footprint than is typically available for a digital phase shifter with an internal driver. Typical applications include communications antennas and phased array radars.

## Ordering Information<sup>1</sup>

| Part Number        | Package           |
|--------------------|-------------------|
| MAPS-010145-TR0500 | 500 piece reel    |
| MAPS-010145-001SMB | Sample Test Board |

1. Reference Application Note M513 for reel size information.

#### **Functional Schematic**



## Pin Configuration<sup>2</sup>

| Pin# | Function         | Pin# | Function                |  |
|------|------------------|------|-------------------------|--|
| 1    | V <sub>EE</sub>  | 13   | GND                     |  |
| 2    | P/S              | 14   | RF <sub>OUT</sub>       |  |
| 3    | GND              | 15   | GND                     |  |
| 4    | GND              | 16   | GND                     |  |
| 5    | RF <sub>IN</sub> | 17   | SER <sub>OUT</sub>      |  |
| 6    | GND              | 18   | V <sub>CC</sub>         |  |
| 7    | GND              | 19   | D6                      |  |
| 8    | GND              | 20   | D5                      |  |
| 9    | GND              | 21   | D4                      |  |
| 10   | GND              | 22   | D3 or LE                |  |
| 11   | GND              | 23   | D2 or CLK               |  |
| 12   | GND              | 24   | D1 or SER <sub>IN</sub> |  |

The exposed pad centered on the package bottom must be connected to RF, DC and thermal ground.

<sup>\*</sup> Restrictions on Hazardous Substances, compliant to current RoHS EU directive.



Rev. V4

## **Electrical Specifications:**

Freq. = 3.5 - 6.0 GHz,  $T_A$  = 25°C,  $Z_0$  = 50  $\Omega$ ,  $V_{CC}$  = +5.0 V,  $V_{EE}$  = -5.0 V

| Parameter                                                        | Test Conditions                                                                   | Units | Min.                         | Тур.                                      | Max.                  |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------|------------------------------|-------------------------------------------|-----------------------|
| Operating Power <sup>3</sup>                                     | 3.5 - 6.0 GHz                                                                     | dBm   | _                            | _                                         | +25                   |
| Insertion Loss<br>(Any Phase State)                              | Any Phase State                                                                   | dB    | _                            | 5.0                                       | 6.5                   |
| Attenuation Variation                                            | Across All Phase States                                                           | dB    | _                            | ± 1                                       | _                     |
| RMS Attenuation Error <sup>4</sup>                               | All Values Relative to Insertion Loss at Reference Phase                          | dB    | _                            | 0.4                                       | _                     |
| RMS Phase Error <sup>4</sup>                                     | All Values Relative to Reference Phase                                            | deg   | _                            | 3                                         | _                     |
| Phase Accuracy <sup>5</sup><br>Relative to Reference Loss State  | 22.5 Degree Bit 45 Degree Bit 90 Degree Bit 180 Degree Bit Sum of All Bits        |       | _                            | ± 1.7<br>± 1.0<br>± 2.0<br>± 3.5<br>± 2.5 | _                     |
| VSWR                                                             | VSWR RF Input<br>RF Output                                                        |       | _                            | 1.8:1<br>1.8:1                            | _                     |
| 1 dB Compression                                                 | Reference State                                                                   | dBm   | _                            | 27                                        | _                     |
| Input IP3                                                        | Two-tone inputs up to +5 dBm                                                      | dBm   | _                            | 45                                        | _                     |
| T <sub>RISE</sub> , T <sub>FALL</sub>                            | 10% to 90% RF, 90% to 10% RF                                                      | ns    | _                            | 50                                        | _                     |
| V <sub>CC</sub><br>V <sub>EE</sub>                               |                                                                                   | V     | 3.0<br>-5.5                  | <u> </u>                                  | 5.5<br>-3.0           |
| V <sub>IL</sub> LOW-level input voltage HIGH-level input voltage |                                                                                   | V     | 0.0<br>0.7 x V <sub>CC</sub> |                                           | 0.3 x V <sub>CC</sub> |
| I <sub>IN</sub> (Input Control Current)                          | $V_{IN} = V_{CC}$ or GND                                                          | μA    | _                            | 1                                         | _                     |
| V <sub>OH</sub><br>V <sub>OL</sub>                               | For serial out; $I_{OH}$ = -100 $\mu$ A<br>For serial out; $I_{OL}$ = 100 $\mu$ A | V     | V <sub>CC</sub> - 0.2        | _                                         | 0.2                   |
| I <sub>CC</sub><br>(Quiescent Supply Current)                    | $V_{CONTROL} = V_{CC}$ or GND                                                     | μA    | _                            | _                                         | 2                     |
| I <sub>EE</sub>                                                  | $V_{EE}$ min to max $V_{IN} = V_{IL}$ or $V_{IH}$                                 | mA    | -1.0                         | -0.1                                      | _                     |

<sup>3.</sup> Maximum operating power is the maximum power where the specifications are guaranteed.

<sup>4.</sup> RMS is calculated across all 15 amplitude or phase states. Refer to application section for further discussion of this method.

<sup>5.</sup> This phase shifter is guaranteed to have monotonic phase shift.



Rev. V4

## **Typical Performance Curves**

#### RF<sub>IN</sub> Return Loss vs. Frequency (All States)



#### RF<sub>OUT</sub> Return Loss vs. Frequency (All States)



#### RMS Phase Error vs. Frequency<sup>5</sup>



RMS Amplitude Error vs. Frequency (0 degree state reference)<sup>5</sup>



#### Phase Error (degrees) vs. State



## Amplitude Error (dB) vs. State





Rev. V4

## **Typical Performance Curves**

#### Amplitude Variation vs. Phase State



## **Absolute Maximum Ratings**<sup>6,7</sup>

| Parameter                        | Absolute Maximum                                                                    |  |  |
|----------------------------------|-------------------------------------------------------------------------------------|--|--|
| Input Power<br>3.5 - 6.0 GHz     | 27 dBm                                                                              |  |  |
| V <sub>CC</sub>                  | -0.5 V ≤ V <sub>CC</sub> ≤ +7.0 V                                                   |  |  |
| V <sub>EE</sub>                  | -7.0 V ≤ V <sub>EE</sub> ≤ +0.5 V                                                   |  |  |
| D1-D4, P/S, LE, CLK or<br>SER IN | $-0.5 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{CC}} + 0.5 \text{ V}$  |  |  |
| SER OUT                          | $-0.5 \text{ V} \le \text{V}_{\text{OUT}} \le \text{V}_{\text{CC}} + 0.5 \text{ V}$ |  |  |
| Operating Temperature            | -40°C to +85°C                                                                      |  |  |
| Storage Temperature              | -65°C to +150°C                                                                     |  |  |

- 6. Exceeding any one or combination of these limits may cause permanent damage to this device.
- MACOM does not recommend sustained operation near these survivability limits.

## **Handling Procedures**

Please observe the following precautions to avoid damage:

## **Static Sensitivity**

Gallium Arsenide and Silicon Integrated Circuits are sensitive to electrostatic discharge (ESD) and can be damaged by static electricity. Proper ESD control techniques should be used when handling these devices.

#### Phase Shift vs. Frequency (Major States)



## Sample Board Header Pin Labels<sup>8</sup>



8. Sample board CAD files available by request.

MACOM Technology Solutions Inc. (MACOM) and its affiliates reserve the right to make changes to the product(s) or information contained herein without notice.

Visit <a href="https://www.macom.com">www.macom.com</a> for additional data sheets and product information.



Rev. V4

#### Modes of Operation: Serial and Direct Parallel

#### Serial Mode

The serial control interface (SERIN, CLK, LE, SEROUT) is compatible with the SPI protocol. SPI mode is activated when P/S is kept high. The 6-bit serial word must be loaded with the MSB first. After shifting in the 6 bit word, a rising edge on LE will set the phase shifter to the desired state. While LE is high the CLK is masked to protect the data while implementing the change. SEROUT is SERIN delayed by 6 clock cycles.

When P/S is low, the serial control interface is disabled. When P/S is set high, Pins 22, 23, and 24 have the LE, CLK, and SER IN function.

In serial mode operation, the outputs will stay constant while LE is kept low.

#### **Direct Parallel Mode**

The parallel mode is enabled when P/S is set low. In the direct parallel mode, the phase shifter is controlled by the parallel control inputs directly. When P/S is set low, Pins 22, 23, and 24 have the D3, D2, and D1 function.

## Mode Truth Table 9,10

| P/S | LE  | Mode            |  |  |  |
|-----|-----|-----------------|--|--|--|
| 1   | Х   | Serial          |  |  |  |
| 0   | N/A | Direct Parallel |  |  |  |

- There are two dummy bits (D1 & D2), that must be sent in the serial mode. This is because the 4 bit phase shifter uses the same driver as the 6 bit phase shifter.
- In the parallel mode, D1 and D2 should be tied to ground or to Vcc.

## Truth Table (Digital Phase Shifter)<sup>11</sup>

| D6 | D5 | D4 | D3 | D2 | D1 | Phase Shift     |
|----|----|----|----|----|----|-----------------|
| 0  | 0  | 0  | 0  | Х  | Х  | Reference Phase |
| 0  | 0  | 0  | 1  | Х  | Х  | 22.5°           |
| 0  | 0  | 1  | 0  | Х  | Х  | 45°             |
| 0  | 1  | 0  | 0  | Х  | Х  | 90°             |
| 1  | 0  | 0  | 0  | Х  | Х  | 180°            |
| 1  | 1  | 1  | 1  | Х  | Х  | 337.5°          |

11. 0 = CMOS Low; 1 = CMOS High, X is CMOS Low or High.

## **Serial Interface Timing Characteristics**

| Symbol           | D                                   | Ту    | 11.24 |       |       |
|------------------|-------------------------------------|-------|-------|-------|-------|
|                  | Parameter                           | -40°C | 25°C  | +85°C | Units |
| t <sub>sck</sub> | Min. Serial Clock Period            | 100   | 100   | 100   | ns    |
| t <sub>cs</sub>  | Min. Control Set-up Time            | 20    | 20    | 20    | ns    |
| t <sub>CH</sub>  | Min. Control Hold Time              | 20    | 20    | 20    | ns    |
| t <sub>LS</sub>  | Min. LE Set-up Time                 | 10    | 10    | 10    | ns    |
| t <sub>LEW</sub> | Min. LE Pulse Width                 | 10    | 10    | 10    | ns    |
| t <sub>LH</sub>  | Min. Serial Clock Hold Time from LE | 10    | 10    | 10    | ns    |
| t <sub>LES</sub> | Min. LE Pulse Spacing               | 630   | 630   | 630   | ns    |



Rev. V4

## Functionality Modes of Operation: Serial and Direct Parallel

## **Serial Input Interface Timing Diagram**



#### Lead Free 4 mm 24-Lead PQFN †



<sup>&</sup>lt;sup>†</sup> Reference Application Note S2083 for lead-free solder reflow recommendations. Meets JEDEC moisture sensitivity level 1 requirements. Plating is 100% matte tin over copper.



Rev. V4

## **Application Section**

Phase shifters such as this product are bidirectional. All prior data in the datasheet shows S(2,1), but the following pages illustrate typical S(1,2) performance.

By inspection of the posted S-Parameters, one can observe that this device will work bidirectionally. Considering the MMIC topology, this is an expected feature.







Rev. V4

## **Application Section**

Below is a comparison of unwrapped, normalized phase in both directions.

#### Insertion Phase (S21), All States



- --- S21 DeltaRef(0)degrees
- --- S21 DeltaRef(22.5)degrees
- --- S21 DeltaRef(45)degrees
- --- S21 DeltaRef(67.5)degrees
- S21 DeltaRef(90)degrees
- --- S21 DeltaRef(112.5)degrees
- --- S21 DeltaRef(135)degrees
- --- S21 DeltaRef(157.5)degrees
- --- S21 DeltaRef(180)degrees
- --- S21 DeltaRef(202.5)degrees
- --- S21 DeltaRef(225)degrees
- S21 DeltaRef(247.5)degrees
- --- S21 DeltaRef(270)degrees
- --- S21 DeltaRef(292.5)degrees
- --- S21 DeltaRef(315)degrees
- --- S21 DeltaRef(337.5)degrees

#### Insertion Phase (S12), All State



- ——S12 DeltaRef(0)degrees
- --- S12 DeltaRef(22.5)degrees
- --- S12 DeltaRef(45)degrees
- --- S12 DeltaRef(67.5)degrees
- S12 DeltaRef(90)degrees
- --- S12 DeltaRef(112.5)degrees
- --- S12 DeltaRef(135)degrees
- -S12 DeltaRef(157.5)degrees
- --- S12 DeltaRef(180)degrees
- S12 DeltaRef(202.5)degrees
- 012 D 014 D ((205) I
- S12 DeltaRef(225)degrees
- S12 DeltaRef(247.5)degrees
- --- S12 DeltaRef(270)degrees
- --- S12 DeltaRef(292.5)degrees
- S12 DeltaRef(315)degrees
- --- S12 DeltaRef(337.5)degrees



Rev. V4

## **Application Section**

To be complete in reviewing phase shifter performance in both directions, error metrics should be discussed.

With phase shifters, both phase and amplitude error are described. Amplitude error describes the state-to-state amplitude variation. Phase error describes the delta-from ideal phase observed in each state.

Amplitude error can be calculated in two ways. The first is with respect to the 0° or reference state. This can be called cross-error. Another, and perhaps more widely accepted method for calculating amplitude error, is to compare it by frequency to the mean amplitude of all the states as is calculated here. [1]



While the above shows amplitude error at particular frequencies vs phase shifter state, another common way to look at this parameter is error vs frequency.

#### Amplitude Error Compared to Average Amplitude (S12)





Rev. V4

## **Application Section**

Phase error is calculated as the difference between the requested or ideal phase and actual insertion phase. For example, if 22.5° of shift is desired, and 23.5° is observed, the delta, or error, is 1°.

Phase Error (°) vs. State (S12)



Phase Error (°) vs. Frequency as shown below:

Phase Error compared to ideal (S12)



Following many traces, trying to consider how that will impact a system is difficult. A simpler method is adopted: RMS Error. It is important to use the right convention when applying an RMS calculation to phase shifter insertion phase. We compare the raw errors with the mean (error) below.

If we use only the raw phase errors in an RMS error calculation the result will be pessimistic. This is because the average of the phase errors is not typically zero. Ignoring the mean error would result in an RMS Error that differs depending on chosen reference state. [1]

$$\delta_{phase\_rms} = \sqrt{\frac{1}{n} \sum_{m=1}^{n} \varepsilon_{phase}^{2} - \left(\frac{1}{n} \sum_{m=1}^{n} \varepsilon_{phase}\right)^{2}}$$
[1]



Rev. V4

## **Application Section**

This graph shows RMS Phase Error in both directions. The traces overlay.



For RMS Error applied to amplitude, both methods are shown below. One method derives error vs the reference  $(0^{\circ})$  state, and the other method calculates error vs the mean insertion loss. Forward and reverse conditions overlay.

RMS Amplitude Error Referencing the Average & the 0°States (S21 & S12)



References:

[1] "RMS Phase & Amplitude Calculation for Phase-shifters", 10-12-2008 T.Fattorini, MACOM DesignGuide

# Digital Phase Shifter, 4-Bit, 3.5 - 6.0 GHz



MAPS-010145

Rev. V4

## MACOM Technology Solutions Inc. ("MACOM"). All rights reserved.

These materials are provided in connection with MACOM's products as a service to its customers and may be used for informational purposes only. Except as provided in its Terms and Conditions of Sale or any separate agreement, MACOM assumes no liability or responsibility whatsoever, including for (i) errors or omissions in these materials; (ii) failure to update these materials; or (iii) conflicts or incompatibilities arising from future changes to specifications and product descriptions, which MACOM may make at any time, without notice. These materials grant no license, express or implied, to any intellectual property rights.

THESE MATERIALS ARE PROVIDED "AS IS" WITH NO WARRANTY OR LIABILITY, EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MACOM PRODUCTS INCLUDING FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHT, ACCURACY OR COMPLETENESS, OR SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES WHICH MAY RESULT FROM USE OF THESE MATERIALS.

MACOM products are not intended for use in medical, lifesaving or life sustaining applications. MACOM customers using or selling MACOM products for use in such applications do so at their own risk and agree to fully indemnify MACOM for any damages resulting from such improper use or sale.